N-Parallel Paths-Based D-Latch for High-Speed Applications
Document Type
Article
Publication Title
IEEE Access
Abstract
In this paper, a parallel discharge path-based D-latch architecture is proposed to enhance its speed performance compared to the conventional D-latch. The improvement is achieved by incorporating parallel paths at the output node. This increases the effective current at the output node, enabling faster discharge of the load capacitor. The proposed architecture has been designed and extensively simulated using a 180-nm CMOS technology with a supply voltage of 1.8 V. The results demonstrate a decrease in power-delay-product (PDP) by approximately 50.7% compared to the conventional topology. Further, the proposed technique can be extended to any latches.
First Page
162930
Last Page
162938
DOI
10.1109/ACCESS.2024.3491577
Publication Date
1-1-2024
Recommended Citation
Rakhi, R.; Siddharth, R. K.; Shreeharsha, K. G.; and Vasantha, M. H., "N-Parallel Paths-Based D-Latch for High-Speed Applications" (2024). Open Access archive. 10570.
https://impressions.manipal.edu/open-access-archive/10570