A Novel Approach to Develop Low Power MACs for 2D Image Filtering

Document Type

Article

Publication Title

IEEE Access

Abstract

In emerging technologies, a vital role is played by ASIC designs in processor operations. There is a necessity to develop such a processor composed of low power blocks. This paper discusses the design exploration of the fixed-point multiply-accumulate unit to achieve high-speed and low power consumption. A 2D image convolution process is developed by stacking and combining several MAC blocks. The developed MAC comprises a sequential multiplier, controller, and optimized adder units. The entering image pixels and kernel pixels are checked for similarity and accordingly isolated by the controller unit, thereby saving power by eliminating the redundant multiplications. A novel idea of reducing the additions in image filtering operations is incorporated in the design. The performance of the proposed MAC showed a 28% power reduction compared to the conventional approaches.

First Page

28421

Last Page

28428

DOI

10.1109/ACCESS.2021.3058736

Publication Date

1-1-2021

This document is currently not available here.

Share

COinS