Asic design of low power-delay product carry pre-computation based multiplier
Document Type
Article
Publication Title
Indonesian Journal of Electrical Engineering and Computer Science
Abstract
High speed and efficient multipliers are essential components in today’s computational circuits like digital signal processing, algorithms for cryptography and high performance processors. Invariably, almost all processing units will contain hardware multipliers based on some algorithm that fits the application requirement. Tremendous advances in VLSI technology over the past several years resulted in an increased need for high speed multipliers and compelled the designers to go for trade-offs among speed, power consumption and area. Amongst various methods of multiplication, Vedic multipliers are gaining ground due to their expected improvement in performance. A novel multiplier design for high speed VLSI applications using Urdhva-Tiryagbhyam sutra of Vedic Multiplication has been presented in this paper. The proposed architecture modeled using Verilog HDL, simulated using Cadence NCSIM and synthesized using Cadence RTL Compiler with 65nm TSMC library.The proposed multiplier architecture is compared with the existing multipliers and the results show significant improvement in speed and power dissipation.
First Page
845
Last Page
852
DOI
10.11591/ijeecs.v13.i2.pp845-852
Publication Date
2-1-2019
Recommended Citation
Chaitanya, C. V.S.; Sundaresan, C.; Venkateswaran, P. R.; and Prasad, Keerthana, "Asic design of low power-delay product carry pre-computation based multiplier" (2019). Open Access archive. 777.
https://impressions.manipal.edu/open-access-archive/777